

# PIC17C7XX

## **EPROM Memory Programming Specifications**

## This document includes the programming specifications for the following devices:

- PIC17C752
- PIC17C756
- PIC17C756A
- PIC17C762
- PIC17C766

# 1.0 PROGRAMMING THE PIC17C7XX

The PIC17C7XX is programmed using the TABLWT instruction. The table pointer points to the internal EPROM location start. Therefore, a user can program an EPROM location while executing code (even from internal EPROM). This programming specification applies to PIC17C7XX devices in all packages.

For the convenience of a programmer developer, a "program & verify" routine is provided in the on-chip test program memory space. The program resides in ROM and not EPROM, therefore, it is not erasable. The "program/verify" routine allows the user to load any address, program a location, verify a location or increment to the next location. It allows variable programming pulse width.

The PIC17C7XX group of the High End Family has added a feature that allows the serial programming of the device. This is very useful in applications where it is desirable to program the device after it has been manufactured into the users system (In-circuit Serial Programming (ISP)). This allows the product to be shipped with the most current version of the firmware, since the microcontroller can be programmed just before final test as opposed to before board manufacture. Devices may be serialized to make the product unique, "special" variants of the product may be offered, and code updates are possible. This allows for increased design flexibility.

## 1.1 <u>Hardware Requirements</u>

Since the PIC17C7XX under programming is actually executing code from "boot ROM," a clock must be provided to the part. Furthermore, the PIC17C7XX under programming may have any oscillator configuration (EC, XT, LF or RC). Therefore, the external clock driver must be able to overdrive pulldown in RC mode. CMOS drivers are required since the OSC1 input has a Schmitt trigger input with levels (typically) of 0.2 VDD and 0.8 VDD. See the PIC17C7XX data sheet (DS30289) for exact specifications.

The PIC17C7XX requires two programmable power supplies, one for VDD (3.0V to 5.5V recommended) and one for VPP (13  $\pm$  0.25V). Both supplies should have a minimum resolution of 0.25V.

The PIC17C7XX uses an intelligent algorithm. The algorithm calls for program verification at VDDmin as well as VDDmax. Verification at VDDmin guarantees good "erase margin". Verification at VDDmax guarantees good "program margin." Three times (3X) additional pulses will increase program margin beyond VDDmax and insure safe operation in user system.

The actual programming must be done with VDD in the VDDP range (Parameter PD1).

VDDP = VDD range required during programming.

VDDmin. = minimum operating VDD spec. for the part.

VDDmax. = maximum operating Vcc spec for the part.

Programmers must verify the PIC17C7XX at its specified VDDmax and VDDmin levels. Since Microchip may introduce future versions of the PIC17C7XX with a broader VDD range, it is best that these levels are user selectable (defaults are ok). Blank checks should be performed at VDDMIN.

**Note:** Any programmer not meeting these requirements may only be classified as "prototype" or "development" programmer but not a "production" quality programmer.

FIGURE 1-1: PIC17C752/756/756A/762/766 LCC



TABLE 1-1: PIN DESCRIPTIONS (DURING PROGRAMMING IN PARALLEL MODE): PIC17C7XX

|            | During Programming |          |                                                 |  |  |  |
|------------|--------------------|----------|-------------------------------------------------|--|--|--|
| Pin Name   | Pin Name           | Pin Type | Pin Description                                 |  |  |  |
| RA4:RA0    | RA4:RA0            | I        | Necessary in programming mode                   |  |  |  |
| TEST       | TEST               | I        | Must be set to "high" to enter programming mode |  |  |  |
| PORTB<7:0> | DAD15:DAD8         | I/O      | Address & data: high byte                       |  |  |  |
| PORTC<7:0> | DAD7:DAD0          | I/O      | Address & data: low byte                        |  |  |  |
| MCLR/Vpp   | VPP                | Р        | Programming Power                               |  |  |  |
| VDD        | VDD                | Р        | Power Supply                                    |  |  |  |
| Vss        | Vss                | Р        | Ground                                          |  |  |  |

Legend: I = Input, O = Output, P = Power

# 2.0 PARALLEL MODE PROGRAM ENTRY

To execute the programming routine, the user must hold TEST pin high, RA2, RA3 must be low and RA4 must be high (after power-up) while keeping MCLR low and then raise MCLR pin from VIL to VDD or VPP. This will force FFE0h in the program counter and execution will begin at that location (the beginning of the boot code) following reset.

Note: The Oscillator must not have 72 OSC clocks while the device MCLR is between VIL and VIHH.

All unused pins during programming are in hi-impedance state.

PORTB (RB pins) has internal weak pull-ups which are active during the programming mode. When the TEST pin is high, the Power-up timer (PWRT) and Oscillator Start-up Timers (OST) are disabled.

## 2.1 Program/Verify Mode

The program/verify mode is intended for full-feature programmers. This mode offers the following capabilities:

- Load any arbitrary 16-bit address to start program and/or verify at that location.
- b) Increment address to program/verify the next location.
- c) Allows arbitrary length programming pulse width.
- Following a "verify" allows option to program the same location or increment and verify the next location.
- e) Following a "program" allows options to program the same location again, verify the same location or to increment and verify the next location.

(RA0 pulse

programming time)

width is

Program



Raise RA1

before RA0↓

FIGURE 2-1: PROGRAMMING/VERIFY STATE DIAGRAM

#### 2.1.1 LOADING NEW ADDRESS

The program allows new address to be loaded right out of reset. A 16-bit address is presented on ports B (high byte) and C (low byte) and the RA1 is pulsed (0  $\rightarrow$  1, then 1  $\rightarrow$  0). The address is latched on the rising edge of RA1. See timing diagrams for details. After loading an address, the program automatically goes into a "verify cycle." To load a new address at any time, the PIC17C7XX must be reset and the programming mode re-entered.

### 2.1.2 VERIFY (OR READ) MODE

"Verify mode" can be entered from "Load address" mode, "program mode" or "verify mode." In verify mode pulsing RA1 will turn on PORTB and PORTC output drivers and output the 16-bit value from the current location. Pulsing RA1 again will increment location count and be ready for the next verify cycle. Pulsing RA0 will begin a program cycle.

### 2.1.3 PROGRAM CYCLE

"Program cycle" is entered from "verify cycle" or program cycle" itself. After a verify, pulsing RA0 will begin a program cycle. 16-bit data must be presented on PORTB (high byte) and PORTC (low byte) before RA0 is raised.

The data is sampled 3 TcY cycles after the rising edge of RA0. Programming continues for the duration of RA0 pulse.

At the end of programming, the user can choose one of three different routes. If RA1 is kept low and RA0 is pulsed again, the same location will be programmed again. This is useful for applying over programming pulses. If RA1 is raised before RA0 falling edge, then a verify cycle is started without address increment. Raising RA1 after RA0 goes low will increment address and begin verify cycle on the next address.

FIGURE 2-2: PIC17C7XX PROGRAM MEMORY MAP



## 3.0 PARALLEL MODE PROGRAMMING SPECIFICATIONS

FIGURE 3-1: PROGRAMMING ROUTINE FLOWCHART







# 4.0 SERIAL MODE PROGRAM ENTRY

## 4.1 Hardware Requirements

Certain design criteria must be taken into account for ISP. Seven pins are required for the interface. These are shown in Table 4-1.

## 4.2 <u>Serial Program Mode Entry</u>

To place the device into the serial programming test mode, two pins will need to be placed at VIHH. These are the TEST pin and the MCLR/VPP pins. Also, the following sequence of events must occur:

- 1. The TEST pin is placed at VIHH.
- 2. The MCLR/VPP pin is placed at VIHH.

There is a setup time between step 1 and step 2 that must be meet (See "Electrical Specifications for Serial Programming Mode" on page 23.)

After this sequence the Program Counter is pointing to Program Memory Address 0xFF60. This location is in the Boot ROM. The code initializes the USART/SCI so that it can receive commands. For this the device must be clocked. The device clock source in this mode is the RA1/T0CKI pin. Once the USART/SCI has been initialized, commands may be received. The flow is show in these 3 steps:

- The device clock source starts.
- Wait 80 device clocks for Boot ROM code to configure the USART/SCI.
- 3. Commands may be sent now.

TABLE 4-1: ISP Interface Pins

|           | During Programming |      |                                                   |  |  |
|-----------|--------------------|------|---------------------------------------------------|--|--|
| Name      | Function           | Туре | Description                                       |  |  |
| RA4/RX/DT | DT                 | I/O  | Serial Data                                       |  |  |
| RA5/TX/CK | CK                 | I    | Serial Clock                                      |  |  |
| RA1/T0CKI | OSCI               | I    | Device Clock Source                               |  |  |
| TEST      | TEST               | I    | Test mode selection control input. Force to VIHH, |  |  |
| MCLR/VPP  | MCLR/VPP           | Р    | Programming Power                                 |  |  |
| VDD       | VDD                | Р    | Power Supply                                      |  |  |
| Vss       | Vss                | Р    | Ground                                            |  |  |

#### 4.3 **Software Commands**

This feature is similar to that of the PIC16CXXX midrange family, but the programming commands have been implemented in the device Boot ROM. The Boot ROM is located in the program memory from 0xFF60 to 0xFFFF. The ISP mode is entered when the TEST pin has a VIHH voltage applied. Once in ISP mode, the USART/SCI module is configured as a synchronous slave receiver, and the device waits for a command to be received. The ISP firmware recognizes eight commands. These are shown in Table 4-2.

**TABLE 4-2: ISP COMMANDS** 

| Command                         | Value |      |  |
|---------------------------------|-------|------|--|
| RESET PROGRAM<br>MEMORY POINTER | 0000  | 0000 |  |
| LOAD DATA                       | 0000  | 0010 |  |
| READ DATA                       | 0000  | 0100 |  |
| INCREMENT ADDRSS                | 0000  | 0110 |  |
| BEGIN PROGRAMMING               | 0000  | 1000 |  |
| LOAD ADDRESS                    | 0000  | 1010 |  |
| READ ADDRESS                    | 0000  | 1100 |  |
| END PROGRAMMING                 | 0000  | 1110 |  |

#### RESET PROGRAM MEMORY POINTER 4.3.1

This is used to clear the address pointer to the Program Memory. This ensures that the pointer is at a known state as well as pointing to the first location in program memory.

#### 4.3.2 **INCREMENT ADDRESS**

This is used to increment the address pointer to the Program Memory. This is used after the current location has been programmed (or read).

FIGURE 4-1: RESET ADDRESS POINTER COMMAND (PROGRAM/VERIFY)



FIGURE 4-2: INCREMENT ADDRESS COMMAND (PROGRAM/VERIFY)



### 4.3.3 LOAD ADDRESS

This is used to load the address pointer to the Program Memory with a specific 16-bit value. This is useful when a specific range of locations are to be accessed.

### 4.3.4 READ ADDRESS

This is used so that the current address in the Program Memory pointer can be determined. This can be used to increase the robustness of the ISP programming (ensure that the Program Memory pointers are still in sync).

FIGURE 4-3: LOAD ADDRESS COMMAND



FIGURE 4-4: READ ADDRESS COMMAND



### 4.3.5 LOAD DATA

This is used to load the 16-bit data that is to be programmed into the Program Memory location. The Program Memory address may be modified after the data is loaded. This data will not be programmed until a BEGIN PROGRAMMING command is executed.

### 4.3.6 READ DATA

This is used to read the data in Program Memory that is pointed to by the current address pointer. This is useful for doing a verify of the programming cycle and can be used to determine the number for programming cycles that are required for the 3X overprogramming.

FIGURE 4-5: LOAD DATA COMMAND



FIGURE 4-6: READ DATA COMMAND



### 4.3.7 BEGIN PROGRAMMING

This is used to program the current 16-bit data (last data sent with LOAD DATA Command) into the Program Memory at the address specified by the current address pointer. The programming cycle time is specified by specification P10. After this time has elapsed, any command must be sent, which wakes the processor from the Long Write cycle. This command will be the next executed command.

### 4.3.8 3X OVERPROGRAMMING

Once a location has been both programmed and verified over a range of voltages, 3X overprogramming should be applied. In other words, apply three times the number of programming pulses that were required to program a location in memory, to ensure a solid programming margin.

This means that every location will be programmed a minimum of 4 times (1 + 3X overprogramming).

FIGURE 4-7: BEGIN PROGRAMMING COMMAND (PROGRAM)





FIGURE 4-8: RECOMMENDED PROGRAMMING FLOWCHART

## 5.0 CONFIGURATION WORD

Configuration bits are mapped into program memory. Each bit is assigned one memory location. In erased condition, a bit will read as '1'. To program a bit, the user needs to write to the memory address. The data is immaterial; the very act of writing will program the bit. The configuration word locations are shown in Table 5-3. The programmer should not program the reserved locations to avoid unpredictable results and to be compatible with future variations of the PIC17C7XX. It is also mandatory that configuration locations are programmed in the strict order starting from the first location (0xFE00) and ending with the last (0xFE0F). Unpredictable results may occur if the sequence is violated.

## 5.1 Reading Configuration Word

The PIC17C7XX has seven configuration locations (Table 5-1). These locations can be programmed (read as '0') or left unprogrammed (read as '1') to select various device configurations. Any write to a configuration location, regardless of the data, will program that configuration bit. Reading any configuration location between 0xFE00 and 0xFE07 will place the low byte of the configuration word (Table 5-2) into DAD<7:0> (PORTC). DAD<15:8> (PORTD) will be set to 0xFF. Reading a configuration location between 0xFE08 and 0xFE0F will place the high byte of the configuration word into DAD<7:0> (PORTC). DAD<15:8> (PORTD) will be set to 0xFF.

TABLE 5-1: CONFIGURATION BIT PROGRAMMING LOCATIONS

| Bit    | Address |
|--------|---------|
| FOSC0  | 0xFE00  |
| FOSC1  | 0xFE01  |
| WDTPS0 | 0xFE02  |
| WDTPS1 | 0xFE03  |
| PM0    | 0xFE04  |
| PM1    | 0xFE06  |
| BODEN  | 0xFE0E  |
| PM2    | 0xFE0F  |

### TABLE 5-2: READ MAPPING OF CONFIGURATION BITS

|   | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7   | 6 5   | 4    |       | 3      | 2      | 1     | 0     |
|---|----|----|----|----|----|----|---|---|-----|-------|------|-------|--------|--------|-------|-------|
|   | 1  | 1  | 1  | 1  | 1  | 1  | 1 | 1 | _   | PM1 - | - PN | 10 WD | TPS1 W | /DTPS0 | FOSC1 | FOSC0 |
| - | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7   | 6     | 5    | 4     | 3      | 2      | 1     | 0     |
|   | 1  | 1  | 1  | 1  | 1  | 1  | 1 | 1 | PM2 | BODEN | PM2  | PM2   | PM2    | PM2    | PM2   | PM2   |

#### -=Unused

PM<2:0>, Processor Mode Select bits

111 = Microprocessor mode

110 = Microcontroller mode

101 = Extended Microcontroller mode

000 = Code protected microcontroller mode

### **BODEN**, Brown-out Detect Enable

1 = Brown-out Detect Circuitry enabled

0 = Brown-out Detect Circuitry disabled

## WDTPS1:WDTPS0, WDT Prescaler Select bits.

11 = WDT enabled, postscaler = 1

10 = WDT enabled, postscaler = 256

01 = WDT enabled, postscaler = 64

00 = WDT disabled, 16-bit overflow timer

#### FOSC1:FOSC0, Oscillator Select bits

11 = EC oscillator

10 = XT oscillator

01 = RC oscillator

00 = LF oscillator

## 5.2 Embedding Configuration Word Information in the Hex File

To allow portability of code, a PIC17C7XX programmer is required to read the configuration word locations from the hex file when loading the hex file. If the configuration word information was not present in the hex file, then a simple warning message may be issued. Similarly, while saving a hex file, all configuration word information must be included. An option to not include the configuration word information may be provided. When embedding configuration word information in the hex file, it should be to address FE00h.

Microchip Technology Inc. feels strongly that this feature is important for the benefit of the end customer.

## 5.3 Reading From and Writing To a Code Protected Device

When a device is code-protected, writing to program memory is disabled. If program memory is read, the value returned is the XNOR8 result of the actual program memory word. The XNOR8 result is the upper eight bits of the program memory word XNOR'd with the lower eight bits of the same word. This 8-bit result is then duplicated into both the upper and lower 8-bits of the read value. The configuration word can always be read and written.

### 5.4 CHECKSUM COMPUTATION

The checksum is calculated by summing the following:

- The contents of all program memory locations
- · The configuration word, appropriately masked
- Masked ID locations (when applicable)

The least significant 16 bits of this sum is the checksum.

Table describes how to calculate the checksum for each device. Note that the checksum calculation differs depending on the code protect setting. Since the program memory locations read out differently, depending on the code protect setting, the table describes how to manipulate the actual program memory values to sim-

ulate the values that would be read from a protected device. When calculating a checksum by reading a device, the entire program memory can simply be read and summed. The configuration word and ID locations can always be read.

Note:

Some older devices have an additional value added in the checksum. This is to maintain compatibility with older device programmer checksums.

TABLE 5-3: CHECKSUM COMPUTATION

| Device     | Code<br>Protect | Checksum*                                    | Blank<br>Value | 0xC0DE at 0<br>and max<br>address |
|------------|-----------------|----------------------------------------------|----------------|-----------------------------------|
| PIC17C752  | MP mode         | SUM[0x0000:0x1FFF] + (CONFIG & 0xC05F)       | 0xA05F         | 0x221D                            |
|            | MC mode         | SUM[0x0000:0x1FFF] + (CONFIG & 0xC05F)       | 0xA04F         | 0x220D                            |
|            | EMC mode        | SUM[0x0000:0x1FFF] + (CONFIG & 0xC05F)       | 0xA01F         | 0x21DD                            |
|            | PMC mode        | SUM_XNOR8[0x0000:0x1FFF] + (CONFIG & 0xC05F) | 0x200F         | 0xE3D3                            |
| PIC17C756  | MP mode         | SUM[0x0000:0x3FFF] + (CONFIG & 0xC05F)       | 0x805F         | 0x021D                            |
|            | MC mode         | SUM[0x0000:0x3FFF] + (CONFIG & 0xC05F)       | 0x804F         | 0x020D                            |
|            | EMC mode        | SUM[0x0000:0x3FFF] + (CONFIG & 0xC05F)       | 0x801F         | 0x01DD                            |
|            | PMC mode        | SUM_XNOR8[0x0000:0x3FFF] + (CONFIG & 0xC05F) | 0x000F         | 0xC3D3                            |
| PIC17C756A | MP mode         | SUM[0x0000:0x3FFF] + (CONFIG & 0xC05F)       | 0x805F         | 0x021D                            |
|            | MC mode         | SUM[0x0000:0x3FFF] + (CONFIG & 0xC05F)       | 0x804F         | 0x020D                            |
|            | EMC mode        | SUM[0x0000:0x3FFF] + (CONFIG & 0xC05F)       | 0x801F         | 0x01DD                            |
|            | PMC mode        | SUM_XNOR8[0x0000:0x3FFF] + (CONFIG & 0xC05F) | 0x000F         | 0xC3D3                            |
| PIC17C762  | MP mode         | SUM[0x0000:0x1FFF] + (CONFIG & 0xC05F)       | 0xA05F         | 0x221D                            |
|            | MC mode         | SUM[0x0000:0x1FFF] + (CONFIG & 0xC05F)       | 0xA04F         | 0x220D                            |
|            | EMC mode        | SUM[0x0000:0x1FFF] + (CONFIG & 0xC05F)       | 0xA01F         | 0x21DD                            |
|            | PMC mode        | SUM_XNOR8[0x0000:0x1FFF] + (CONFIG & 0xC05F) | 0x200F         | 0xE3D3                            |
| PIC17C766  | MP mode         | SUM[0x0000:0x3FFF] + (CONFIG & 0xC05F)       | 0x805F         | 0x021D                            |
|            | MC mode         | SUM[0x0000:0x3FFF] + (CONFIG & 0xC05F)       | 0x804F         | 0x020D                            |
|            | EMC mode        | SUM[0x0000:0x3FFF] + (CONFIG & 0xC05F)       | 0x801F         | 0x01DD                            |
|            | PMC mode        | SUM_XNOR8[0x0000:0x3FFF] + (CONFIG & 0xC05F) | 0x000F         | 0xC3D3                            |

Legend: CFGW = Configuration Word

SUM[a:b] = [Sum of locations a to b inclusive]

SUM\_XNOR8(a:b) = [Sum of 8-bit wide XNOR copied into upper and lower byte, of locations a to b inclusive]

\*Checksum = [Sum of all the individual expressions] MODULO [0xFFFF]

+ = Addition

& = Bitwise AND

## 5.5 <u>Device ID Register</u>

Program memory location FDFFh is preprogrammed during the fabrication process with information on the device and revision information. These bits are accessed by a TABLRO instruction, and are access when the TEST pin is high. As as a result, the device ID bits can be read when the part is code protected.

TABLE 5-4: DEVICE ID REGISTER DECODE

| Resultant Device |                 |        |  |  |  |  |  |
|------------------|-----------------|--------|--|--|--|--|--|
| Device           | Device ID Value |        |  |  |  |  |  |
|                  | DEV             | REV    |  |  |  |  |  |
| PIC17C766        | 0000 0001 001   | X XXXX |  |  |  |  |  |
| PIC17C762        | 0000 0001 101   | X XXXX |  |  |  |  |  |
| PIC17C756        | 0000 0000 001   | X XXXX |  |  |  |  |  |
| PIC17C756A       | 0000 0010 001   | X XXXX |  |  |  |  |  |
| PIC17C752        | 0000 0010 101   | X XXXX |  |  |  |  |  |

# 6.0 PARALLEL MODE AC/DC CHARACTERISTICS AND TIMING REQUIREMENTS FOR PROGRAM/VERIFY TEST MODE

## **Standard Operating Conditions**

Operating Temperature: +10°C ≤ TA ≤ +70°C, unless otherwise stated, (25°C is recommended)

Operating Voltage:  $4.5V \le VDD \le 5.25V$ , unless otherwise stated.

| Parameter No. | Sym.        | Characteristic                                                                                         | Min.        | Тур. | Max.                 | Units | Conditions/Comments      |
|---------------|-------------|--------------------------------------------------------------------------------------------------------|-------------|------|----------------------|-------|--------------------------|
| PD1           | VDDP        | Supply voltage during programming                                                                      | 4.75        | 5.0  | 5.25                 | V     |                          |
| PD2           | IDDP        | Supply current during programming                                                                      | _           | _    | 50                   | mA    | Freq = 10MHz, VDD = 5.5V |
| PD3           | VDDV        | Supply voltage during verify                                                                           | VDD<br>min. | _    | V <sub>DD</sub> max. | V     | Note 2                   |
| PD4           | VPP         | Voltage on VPP/MCLR pin during programming                                                             | 12.75       | _    | 13.25                | V     | Note 1                   |
| PD6           | IPP         | Programming current on<br>VPP/MCLR pin                                                                 | _           | 25   | 50                   | mA    |                          |
| P1            | Foscp       | Osc/clockin frequency dur-<br>ing programming                                                          | 4           | _    | 10                   | MHz   |                          |
| P2            | Tcy         | Instruction cycle                                                                                      | 1           | _    | 0.4                  | μs    | Tcy = 4/Foscp            |
| P3            | TIRV2TSH    | RA0, RA1, RA2, RA3, RA4 setup before TEST↑                                                             | 1           | _    | _                    | μs    |                          |
| P4            | TтsH2мcH    | TEST↑ to MCLR↑                                                                                         | 1           | _    | _                    | μs    |                          |
| P5            | TBCV2IRH    | RC7:RC0, RB7:RB0 valid to<br>RA1 or RA01:Address/Data<br>input setup time                              | 0           | _    | _                    | μs    |                          |
| P6            | TIRH2BCL    | RA1 or RA0 <sup>↑</sup> to RB7:RB0,<br>RC7:RC0 invalid; Address<br>data hold time;                     | 10 Tcy      | _    | _                    | μs    |                          |
| P7            | T0ckiL2rbcZ | RT↓ to RB7:RB0, RC7:RC0 hi-impedance                                                                   | _           | _    | 8Tcy                 |       |                          |
| P8            | T0скіH2всV  | RA1 <sup>↑</sup> to data out valid                                                                     | _           | _    | 10 Tcy               |       |                          |
| P9            | TPROG       | Programming pulse width                                                                                | 100         |      | 1000                 | μs    |                          |
| P10           | TirH2irL    | RA0, RA1 high pulse width                                                                              | 10 Tcy      | _    | _                    | μs    |                          |
| P11           | TirL2irH    | RA0, RA1 low pulse width                                                                               | 10 Tcy      | _    | _                    | μs    |                          |
| P12           | T0ckiV2inL  | RA1↑ before INT↓ (to go from prog cycle to verify w/o increment)                                       | 0           | _    | _                    | μs    |                          |
| P13           | TINL2RTL    | RA1 valid after RA0 (to<br>select increment or no<br>increment going from pro-<br>gram to verify cycle | 10 Tcy      | _    | _                    | μs    |                          |
| P14           | TVPPS       | VPP setup time before RA0↑                                                                             | 100         | _    | _                    | μs    | Note 1                   |
| P15           | TVPPH       | VPP hold time after INT↓                                                                               | 0           | _    | _                    | μs    | Note 1                   |
| P16           | TvdV2TsH    | VDD stable to TEST↑                                                                                    | 10          | _    | _                    | ms    |                          |
| P17           | TRBV2MCH    | RB input (E1h) valid to VPP/<br>MCLR↑                                                                  | 0           | _    | _                    | μs    |                          |
| P18           | TмcH2rвI    | RB input (E1h) hold after VPP/MCLR↑                                                                    | 10Tcy       |      | _                    | ns    |                          |
| P19           | TVPL2VDL    | VDD power down after VPP power down                                                                    | 10          | _    | _                    | ms    |                          |

Note 1: VPP/MCLR pin must only be equal to or greater than VDD at times other than programming.

**<sup>2:</sup>** Program must be verified at the minimum and maximum VDD limits for the part.





DS30274B-page 20



© 1998 Microchip Technology Inc.



FIGURE 6-4: POWER-UP/DOWN SEQUENCE FOR PROGRAMMING

## 7.0 ELECTRICAL SPECIFICATIONS FOR SERIAL PROGRAMMING MODE

| All parameter unless otherv |        | oss the specified operating ranges                                                                      | Vcc = 2.5V to 5.5V Commercial (C): Tamb = 0° to +70°C Industrial (I): Tamb = -40°C to +85°C |        |       |       |            |  |  |
|-----------------------------|--------|---------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|--------|-------|-------|------------|--|--|
| Parameter No.               | Sym    | Characteristic                                                                                          | Min                                                                                         | Тур†   | Max   | Units | Conditions |  |  |
|                             | VIHH   | Programming Voltage on VPP/<br>MCLR pin and TEST pin.                                                   | 12.75                                                                                       | _      | 13.75 | V     |            |  |  |
|                             | IPP    | Programming current on MCLR pin                                                                         | _                                                                                           | 25     | 50    | mA    |            |  |  |
|                             | Fosc   | Input OSC frequency on RA1                                                                              | _                                                                                           | _      | 8     | MHz   |            |  |  |
|                             | Tcy    | Instruction Cycle Time                                                                                  | _                                                                                           | 4/Fosc | _     |       |            |  |  |
| PS1                         | TvH2vH | Setup time between TEST = VIHH and MCLR = VIHH                                                          | 1                                                                                           | _      | _     | μs    |            |  |  |
| PS2                         | TSER   | Serial setup time                                                                                       | 20                                                                                          | _      | _     | Tcy   |            |  |  |
| PS3                         | TSCLK  | Serial Clock period                                                                                     | 1                                                                                           | _      | _     | Tcy   |            |  |  |
| PS4                         | TSET1  | Input Data Setup Time to serial clock ↓                                                                 | 15                                                                                          | _      | _     | ns    |            |  |  |
| PS5                         | THLD1  | Input Data Hold Time from serial clock ↓                                                                | 15                                                                                          | _      | _     | ns    |            |  |  |
| PS6                         | TDLY1  | Delay between last clock ↓ to first clock ↑ of next command                                             | 20                                                                                          | _      | _     | Tcy   |            |  |  |
| PS7                         | TDLY2  | Delay between last clock ↓ of command byte to first clock ↑ of read of data word                        | 20                                                                                          | _      | _     | Tcy   |            |  |  |
| PS8                         | TDLY3  | Delay between last clock ↓ of command byte to first clock ↑ of write of data word                       | 30                                                                                          | _      | _     | Tcy   |            |  |  |
| PS9                         | TDLY4  | Data input not driven to next clock input                                                               | 1                                                                                           | _      | _     | Tcy   |            |  |  |
| PS10                        | TDLY5  | Delay between last begin programming clock ↓ to last clock ↓ of next command (minimum programming time) | 100                                                                                         | _      | _     | μs    |            |  |  |

<sup>\*</sup> These parameters are characterized but not tested.

<sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

FIGURE 7-1: RESET ADDRESS POINTER COMMAND (PROGRAM/VERIFY)



## FIGURE 7-2: INCREMENT ADDRESS COMMAND (PROGRAM/VERIFY)



FIGURE 7-3: LOAD ADDRESS COMMAND



## FIGURE 7-4: READ ADDRESS COMMAND



## PIC17C7XX

FIGURE 7-5: LOAD DATA COMMAND



FIGURE 7-6: READ DATA COMMAND



FIGURE 7-7: BEGIN PROGRAMMING COMMAND (PROGRAM)



|  | 7          | $\frown$ | 7 V | V |
|--|------------|----------|-----|---|
|  | <b>/</b> / | L 1      |     | Λ |

| N | ^- | <br>-0 | _ |
|---|----|--------|---|
| N |    | <br>   | - |
|   |    |        |   |



## WORLDWIDE SALES AND SERVICE

#### **AMERICAS**

### **Corporate Office**

Microchip Technology Inc. 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-786-7200 Fax: 480-786-7277 Technical Support: 480-786-7627 Web Address: http://www.microchip.com

#### Atlanta

Microchip Technology Inc. 500 Sugar Mill Road, Suite 200B Atlanta, GA 30350 Tel: 770-640-0034 Fax: 770-640-0307

#### **Boston**

Microchip Technology Inc. 5 Mount Royal Avenue Marlborough, MA 01752 Tel: 508-480-9990 Fax: 508-480-8575

#### Chicago

Microchip Technology Inc. 333 Pierce Road, Suite 180 Itasca, IL 60143

Tel: 630-285-0071 Fax: 630-285-0075

#### **Dallas**

Microchip Technology Inc. 4570 Westgrove Drive, Suite 160 Addison, TX 75248 Tel: 972-818-7423 Fax: 972-818-2924

#### Dayton

Microchip Technology Inc. Two Prestige Place, Suite 150 Miamisburg, OH 45342

Tel: 937-291-1654 Fax: 937-291-9175

#### Detroit

Microchip Technology Inc. Tri-Atria Office Building 32255 Northwestern Highway, Suite 190 Farmington Hills, MI 48334 Tel: 248-538-2250 Fax: 248-538-2260

## Los Angeles

Microchip Technology Inc. 18201 Von Karman, Suite 1090 Irvine, CA 92612 Tel: 949-263-1888 Fax: 949-263-1338

#### **New York**

Microchip Technology Inc. 150 Motor Parkway, Suite 202 Hauppauge, NY 11788 Tel: 631-273-5305 Fax: 631-273-5335

#### San Jose

Microchip Technology Inc. 2107 North First Street, Suite 590 San Jose, CA 95131 Tel: 408-436-7950 Fax: 408-436-7955

### **AMERICAS** (continued)

#### **Toronto**

Microchip Technology Inc. 5925 Airport Road, Suite 200 Mississauga, Ontario L4V 1W1, Canada Tel: 905-405-6279 Fax: 905-405-6253

#### ASIA/PACIFIC

#### **Hong Kong**

Microchip Asia Pacific Unit 2101, Tower 2 Metroplaza 223 Hing Fong Road Kwai Fong, N.T., Hong Kong Tel: 852-2-401-1200 Fax: 852-2-401-3431

### Beijing

Microchip Technology, Beijing Unit 915, 6 Chaoyangmen Bei Dajie Dong Erhuan Road, Dongcheng District New China Hong Kong Manhattan Building Beijing 100027 PRC Tel: 86-10-85282100 Fax: 86-10-85282104

#### India

Microchip Technology Inc. India Liaison Office No. 6, Legacy, Convent Road Bangalore 560 025, India Tel: 91-80-229-0061 Fax: 91-80-229-0062

#### Japan

Microchip Technology Intl. Inc. Benex S-1 6F 3-18-20, Shinyokohama Kohoku-Ku, Yokohama-shi Kanagawa 222-0033 Japan Tel: 81-45-471- 6166 Fax: 81-45-471-6122

#### Korea

Microchip Technology Korea 168-1, Youngbo Bldg. 3 Floor Samsung-Dong, Kangnam-Ku Seoul, Korea Tel: 82-2-554-7200 Fax: 82-2-558-5934

#### Shanghai

Microchip Technology RM 406 Shanghai Golden Bridge Bldg. 2077 Yan'an Road West, Hong Qiao District Shanghai, PRC 200335 Tel: 86-21-6275-5700 Fax: 86 21-6275-5060

#### ASIA/PACIFIC (continued)

#### Singapore

Microchip Technology Singapore Pte Ltd. 200 Middle Road #07-02 Prime Centre Singapore 188980

Tel: 65-334-8870 Fax: 65-334-8850

### Taiwan, R.O.C

Microchip Technology Taiwan 10F-1C 207 Tung Hua North Road Taipei, Taiwan, ROC Tel: 886-2-2717-7175 Fax: 886-2-2545-0139

#### **EUROPE**

### **United Kingdom**

505 Eskdale Road Winnersh Triangle Wokingham Berkshire, England RG41 5TU Tel: 44 118 921 5858 Fax: 44-118 921-5835

Arizona Microchip Technology Ltd.

#### Denmark

Microchip Technology Denmark ApS Regus Business Centre Lautrup hoj 1-3 Ballerup DK-2750 Denmark Tel: 45 4420 9895 Fax: 45 4420 9910

#### France

Arizona Microchip Technology SARL Parc d'Activite du Moulin de Massy 43 Rue du Saule Trapu Batiment A - Ier Etage 91300 Massy, France Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

#### Germany

Arizona Microchip Technology GmbH Gustav-Heinemann-Ring 125 D-81739 München, Germany Tel: 49-89-627-144 0 Fax: 49-89-627-144-44

## Italy

Arizona Microchip Technology SRL Centro Direzionale Colleoni Palazzo Taurus 1 V. Le Colleoni 1 20041 Agrate Brianza Milan, Italy Tel: 39-039-65791-1 Fax: 39-039-6899883



Microchip received QS-9000 quality system certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona in July 1999. The Company's quality system processes and procedures are QS-9000 compliant for its PICmicro® 8-bit MCUs, KEELOQ® code hopping devices, Serial EEPROMs and microperipheral products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001 certified.

All rights reserved. © 1999 Microchip Technology Incorporated. Printed in the USA. 11/99



Information contained in this publication regarding device applications and the like is intended for suggestion only and may be superseded by updates. No representation or warranty is given and no liability is assumed by Microchip Technology Incorporated with respect to the accuracy or use of such information, or infiningement of patents or other intellectual property rights arising from such use or otherwise. Use of Microchips products ac critical components in life support systems is not authorized except with express written approval by Microchip, No licenses are conveyed, implicitly or otherwise, under any intellectual property rights. The Microchip logo and name are registered trademarks of Microchip Technology Inc. in the U.S.A. and other countries. All rights reserved. All other trademarks mentioned herein are the property of their respective companies.